# COL215 HW Assignment 3 - AES Decryption

## Submission By:

Yash Rawat Priyanshi Gupta 2023CS50334 2023CS10106

Department of Computer Science and Engineering Indian Institute of Technology, Delhi

October 26, 2024



# 1 Assignment Problem Statement

#### 1.1 Introduction

To design an implementation of **AES Decryption Unit** involving various memory elements such as ROM, RAM and logical unit.

### 1.2 Problem Description

Given a cipher text and round keys, we have to perform an AES decryption operation to obtain plain text. Then the plain text has has to be displayed on Seven Segment Display as shown below:

Figure 1: Overview of task: Decryption



The following details are known:

- Input cipher text is of the size in multiples of 128 bits and will be provided in the COE file (8 bit binary unsigned). The input file should be stored in 1-D array format in the block RAM, starting from address 0 (0000<sub>16</sub>) in row major format.
- All the keys will be provided via round key file (The implementation of the round key generation logic is not required)

Note that the first part of assignment mainly deals with designing the individual components (rather than connecting them together) which are:

- 1. Memory Logic (RAM/ROM)
- 2. Logical Operations involved in AES Decryption

# 2 Design of Memory Modules

### 2.1 Use of IP Block Memory

An IP (Intellectual Property) Block Memory in Vivado refers to pre-configured memory modules present on the FPGA board. These blocks, allow efficient storage and retrieval of data directly on the FPGA.

We can instantiate these memory blocks using pre-configured COE files, which allow us to load our test case data onto the board, which can be used throughout the implementation.

### 2.2 Brief of ROM and RAM Design

#### 2.2.1 ROM - Read Only Memory

ROM Design involves the following details:

- Implementation be used for storing and accessing the round key data, input cipher text as well as performing lookup for Inv\_Sub\_Byte operation.
- Using Generic keyword we can vary the address\_width as well as data\_width and instantiate a component of IP block that has been pre-loaded onto the board.
- Only read operations have to be supported (hence the name Read Only Memory)

# 2.3 RAM - Random Access Memory

RAM Design involves the following details:

- Implementation be used to store and fetch data for intermittent calculations of AES Decryption.
- Supports dynamic sizing at time of instantiation (using Generic Keyword)
- For synchronous design, any read or write operation will only be performed of rising\_edge of standard clk. If we (write enable) is turned 1, data at din is assigned to addr of RAM, otherwise we just assign the data at addr to dout
- The data of a RAM is stored in an std\_logic\_vector(DATA\_WIDTH-1 downto 0) of array(0 to 2\*\*ADDR\_WIDTH -1)

# 3 Design of Modules for Decryption

The hardware blocks employ a generic keyword and are highly customisable for future scaling. At this stage, we are not interconnecting the components; thus, we have utilised inputs for the entire 128 bits. To facilitate future correctness verification, we have ensured that the same blocks can be efficiently employed with minor adjustments, thereby preventing resource overuse on the FPGA board. For instance, we can directly implement gf\_256\_multiply in our code later on. There four modules that are implemented are as follows.

#### 3.1 Bitwise\_XOR

The bitwise XOR module in AES decryption component performs the AddRoundKey operation by conducting a bit-by-bit XOR operation between a 128-bit data block and a 128-bit round key. This module is simple yet crucial, producing an output where each bit is 1 only if the corresponding input bits differ. It is implemented as a fully combinational circuit (no clock required) and is used multiple times during decryption. The XOR operation's key feature is its reversibility: applying the same key twice returns the original data.

| 54 | 49 | 36 | 65 |          | 00 | 69 | 57 | 06 |   | 54 | 20 | 61 | 63 |
|----|----|----|----|----------|----|----|----|----|---|----|----|----|----|
| 68 | 73 | 42 | 4B | <b>⊕</b> | 00 | 1A | 62 | 39 | = | 68 | 69 | 20 | 72 |
| 31 | 41 | 79 | 65 | Ψ        | 58 | 32 | 0A | 00 |   | 69 | 73 | 73 | 65 |
| 73 | 31 | 74 | 79 |          | 00 | 11 | 11 | 0D |   | 73 | 20 | 65 | 74 |

(d) XOR operation

### 3.2 Inv\_Row\_Shift

This operation serves as the inverse of the ShiftRows function utilised in encryption. Each row of the state is cyclically shifted to the right by a specified number of positions. The initial row is preserved, the subsequent row is displaced one position to the right, the third row is displaced by two positions, and the fourth row is displaced by three positions. This reinstates the original row configuration, reversing the transposition applied during the encryption phase.

| 63 | F9 | 5B | 6F |
|----|----|----|----|
| A2 | AA | 12 | 63 |
| 67 | 63 | 6A | 23 |
| D7 | 63 | 82 | 82 |

InvRowShift

| 63 | F9 | 5B | 6F |
|----|----|----|----|
| 63 | A2 | AA | 12 |
| 6A | 23 | 67 | 63 |
| 63 | 82 | 82 | D7 |

(b) InvRowShift operation

### 3.3 Inv\_Sub\_Bytes

In this step, each byte in the state is substituted with its corresponding inverse value from the inverse S-box. This process undoes the non-linear substitution executed during the SubBytes step of encryption, thereby reinstating the original byte values prior to substitution.

| 63 | F9 | 5B | 6F |
|----|----|----|----|
| 63 | A2 | AA | 12 |
| 6A | 23 | 67 | 63 |
| 63 | 82 | 82 | D7 |

InvSubbytes

| 00 | 69 | 57 | 06 |
|----|----|----|----|
| 00 | 1A | 62 | 39 |
| 58 | 32 | 0A | 00 |
| 00 | 11 | 11 | 0D |

(c) InvSubbytes operation

#### 3.4 Inv\_Mix\_Columns

The VHDL code implements a sequential GF(2<sup>8</sup>) array multiplier for 4x4 matrices used in AES operations. It uses a state machine with three states (IDLE, COMPUT-ING, COMPLETED) to control the multiplication process, where each element of the result matrix is computed by multiplying and XORing corresponding elements from input matrices array\_a and array\_b. The module operates on a clock signal and begins processing when the start signal is received. It uses three counters (row, col, k) to traverse through the matrices, performing one GF(2<sup>8</sup>) multiplication per clock cycle using a sub-component gf256\_multiply. The results are accumulated using XOR operations and stored in an internal 128-bit vector. The module includes debug ports for monitoring intermediate values and signals completion through the done port when all computations are finished.

# 3.5 gf256\_multiply

This module implements Galois Field multiplication for AES operations. GF( $2^8$ ) multiplication is a key component in AES's MixColumns/InvMixColumns transformations. It takes two 8-bit inputs ('a' and 'b') and uses irreducible polynomial  $x^8 + x^4 +$ 

| 0E | 0B | 0D | 09 |   | 8B | 0C | 68 | DA |
|----|----|----|----|---|----|----|----|----|
| 09 | 0E | 0B | 0D | * | 42 | 70 | 43 | 4E |
| 0D | 09 | 0E | 0B | * | 6D | 30 | 00 | D7 |
| 0B | 0D | 09 | 0E |   | D5 | 1F | 8A | EE |

63 F9 5B 6F

A2 AA 12 63

67 63 6A 23

D7 63 82 82

(a) InvMixColumns operation

 $x^3 + x + 1$  (0x11B) to carry out the multiplication. It returns an 8-bit result in GF(2<sup>8</sup>). The multiplication is performed using a shift-and-add algorithm:

- 1. For each bit in the second operand (y)
- 2. If the bit is 1, XOR the running product with the shifted first operand (x)
- 3. After each iteration, shift the first operand left
- 4. If the shifted value would overflow, XOR with the reduction polynomial

This is similar to regular binary multiplication but includes the reduction step to keep results within  $GF(2^8)$ . The constant checking and reduction with polynomial 0x11B ensures the result stays within the finite field.

### 3.6 AES\_AddRoundKey

This module performs a simple bitwise XOR operation between two 8-bit inputs (input1 and input2) when the enable signal (en) is high.

# 3.7 AES\_Key

This VHDL module implements a key lookup function for AES by using a ROM\_Key component to map 8-bit input addresses to corresponding key values in an S-Box lookup table. When enabled, it accepts an input data vector, uses it as an address to fetch the corresponding key value from ROM, and outputs the result.

#### 3.8 AES\_Round

This VHDL code implements a single round of AES decryption with four main transformations. The module uses a finite state machine (FSM) to control these operations sequentially, processing 128-bit data blocks and generating the decrypted output when done.

# 3.9 AES\_RoundLogic

This VHDL code implements an AES round for decryption in a hardware design. It includes several components that perform the core AES transformations.

### 3.10 register

This VHDL code defines an N-bit register with synchronous reset and enable. When the clock has a rising edge, the register outputs either a reset value (all zeros) or the input data based on the enable signal.

#### 3.11 AES\_Text

This VHDL code implements a component that maps an 8-bit input address to an 8-bit output value using a ROM-based S-box lookup for AES encryption. It passes the input address to the ROM and outputs the corresponding value when enabled.

#### 3.12 AES\_Controller

This is the wrapper module which controls the decryption process.

### 3.13 AES\_Display

This module implements a top-level module that connects an controller component (handling AES decryption) with a seven-segment display component.



Figure 1: Project Structure

# 4 Design of Finite State Machine

- 1. An FSM (Finite State Machine) in AES decryption using FPGA memories is a pivotal component that carries out the decryption process with precision and efficiency. The FSM meticulously manages state transitions and the sequence of operations required to decrypt data.
- 2. The decryption process involves multiple stages, including initial key addition, inverse substitution bytes (InvSubBytes), inverse shift rows (InvShiftRows), inverse mix columns (InvMixColumns), and final key addition. Each of these stages must be executed in a specific order to ensure the integrity of the decrypted data.
- 3. The FSM begins by loading the necessary data and keys from the Block RAM, utilizing the FPGA's high-speed memory capabilities. It then transitions through various states, each representing a distinct phase of the AES decryption algorithm.
- 4. For instance, in the InvSubBytes state, the FSM fetches data from memory, applies the inverse S-box transformation, and stores the result back in the registers or RAM. Similarly, during the InvShiftRows and InvMixColumns states, the FSM carefully reads from and writes to memory, applying the respective transformations to the data.
- 5. To handle the timing and synchronization of these memory operations, the FSM incorporates WAIT states. These states account for the setup and hold times of read and write address lines, as well as the data read access time specified in the FPGA's datasheet.
- 6. The FSM coordinates with control signals to manage the flow of data between the compute unit and memory. It continuously monitors input flags, to determine when an operation is complete and to change the operation mode.

# 5 Cyclic Display of Text

The features of our display implementation are as follows

- 1. The system displays scrolling text on the Basys 3 board's four 7-segment displays. It converts hexadecimal values (0-F) to ASCII characters and displays them continuously.
- 2. The system handles both uppercase and lowercase letters identically (e.g., 'f' and 'F' show as 'F'), and shows "-" for any out-of-range characters.
- 3. The plaintext can include spaces, and all text scrolls cyclically across the display, showing four characters at a time. The implementation builds upon the existing VHDL code from HW Assignment 2 for the display control.



Figure 2: Fin

# 6 Simulation Snapshots

## 6.1 Simulation of ROM and ROM\_INV\_SBOX



Figure 3: Testing ROM - Implementation



Figure 4: Testing ROM INV\_SBOX - Using Generic Block

The above INV\_SBOX uses data from the custom generated coe file as mentioned below :

```
memory_initialization_radix=16;
memory_initialization_vector=
         1A, 5B, D1, 68, 21, BE, 5F,
                                        16, 11,
                                                 9C,
                 3F, 4F,
         E6, 38,
                           72, 57, 25,
                                        05,
                                            34,
                                                 A2,
                                                     B6.
                                                          E8.
         8B, 2D, BE, 84, 50, 94, 2D, BA, DF,
                                                 BB,
                               C6,
                                                     1E,
                                                              3C, 8A,
    5B.
         41.
             FD, 6C, EF,
                          6F.
                                        53.
                                            35.
                                                 A9.
                                                          5B.
                                   FA.
         8A,
             9F,
                  42,
                      1E,
                           51,
                               8C,
                                        9C,
                                             7D,
                                                 43,
                                                     C1,
         CA.
                  D5, EC.
                           5D.
                               0E.
                                        96.
                                            3D,
                                                               B8.
    27,
         F0,
             Α9,
                  52,
                      F7,
                           C0,
                               D9,
                                    8D,
                                        EE,
                                            6F,
                                                 AA,
                                                     DD,
                                                              ΘE,
         72,
             В4,
                  B2,
                      82,
                           зс,
                               5F,
                                            83,
                                                 7A,
                                                      8F,
                                                               82,
                                                                   A1,
                      29,
    83.
         FB.
             B6.
                  CE.
                                             50.
                                                 94.
         35, AC,
                  13, 47,
                           48,
                               EE,
                                        40,
                                                 7E,
                                                      70,
30,
    36,
         B5,
             28,
                  31, D4,
                           E1,
                               24,
                                    F4,
                                        6B,
                                            2C,
                                                 В8,
                                                     DE,
                                                              05,
                                            F8,
         CF.
             C1.
                  9C,
                      28,
                           68,
                               3E.
                                        50.
                                                 D7.
                                                     82.
                           03,
00,
    6B,
         74,
                      C6,
                           C0,
                                   C9,
                                        4C,
                                            5B,
                                                 0C,
             F0, C6,
                                                     B5,
                                                              E1, 28,
                               2A,
    87,
         EC,
             8D,
                  А5,
                      2C,
                           93,
                               C2,
                                        41,
                                            F6,
                                                 DC,
                                                     EB,
         BB, 78, 30,
                      10,
                           7C,
                               3A, 61,
                                        3E,
                                            39,
                                                 52,
```

Figure 5: COE File data for test simulation

As is visible the ROM is able to fetch the correct value based on the input address, which will be required during later stages of implementation.

#### 6.2 Simulation of RAM



Figure 6: Testing RAM implementation

As is visible by the yellow marker, on the rising\_edge (at 25 ns) of clk, when we (write enable) is 1, current data\_in is written to the data\_addr, which is visible on the next rising\_edge (at 35 ns) on data\_out (when we is 0), thus giving expected behaviour.

## 6.3 Simulation of XOR



Figure 7: Testing XOR implementation

Generic block allows us to have flexibility over the lengths of inputs , which is useful at later stages of implementation.

# ${\bf 6.4 \quad Simulation \ of \ Inv\_Sub\_Bytes}$



Figure 8: Testing Inv\_Sub\_Bytes Implementation

Note that the implementation uses INV\_SBOX data from the previously mentioned coe, hence the waveform matches the expected output

#### 6.5 Simulation of Inv\_Row\_Shift



Figure 9: Testing Inv\_Row\_Shift Implementation

The implementation's waveform matches the expected output as the 4 set of 4 bytes receive 0,1,2,3 rotations which the desired outcome.

### 6.6 Simulation of Inv\_Mix\_Columns



Figure 10: Testing Inv\_Row\_Shift Implementation

The implementation takes the input as given in the handout and the waveform matches the expected output as per the handout, verifying it's implementation. Another image has been attached to show intermediate calculation steps below:



Figure 11: Testing Inv\_Row\_Shift Implementation - Calculation steps

# 6.7 Simulation of Scrolling Output on Seven Segment Displays After Decryption



# 6.8 Simulation of the FSM



Figure 12: Single Round FSM simulation

# 6.9 Simulation of Scroll Display Module



Figure 13: Decryption of one 128 bit input block in 13 microseconds

As is visible, Fig:10 shows the overall scrolling output (d\_0,d\_1,d\_2,d\_3) denotes the ASCII value of character, which decrypted and to be displayed on the respective 4 seven segment displays. It is sequentially changed in order to produce a scrolling effect. Note that Fig: 11 shows handling of loop around and Fig: 12 shows edge-triggered cyclic change.



Figure 14: Testing Scrolling Output Implementation - Looping of output



Figure 15: Testing Scrolling Output Implementation - Transition based on scroll\_clk



Figure 16: Waveform - Decryption Process



Figure 17: Schematic of final Top Module (Synthesized)



Figure 18: Resource Utilisation Table



Figure 19: Resources Utilisation across modules